ST LAUNCHES 65-NM SYSTEM-ON-CHIP TECHNOLOGY DEMONSTRATOR.
ST's full 65-nm library platform includes multiple process options that allow individual cells to be optimized for high performance, low power, or general purpose use. Each option shrinks 90-nm products by half while improving speed up to 30% or reducing leakage by half in operation, thereby reducing power consumption. The platform offers two standard cell libraries, optimized for performance and density, which provide a rich portfolio of more than 1,500 cells; multiple voltage I/O cells; multiple memories; and analog IP (Intellectual Property). The cells support densities of more than 800,000 gates per square millimeter and a core supply of 1.0V or 1.2V, with metal pitches of 0.20-micron and from six to ten metal routing layers.
"Being the first to deliver a 65-nm design platform validates our alliance strategy, in general, and the efforts of the Crolles2 Alliance, in particular," said Didier Chapuis, Group vice president, Platform Development at STMicroelectronics. "Our customers' applications will exhibit spectacular performance at affordable costs because we've overcome the challenges to delivering the 65-nm design platform."
Further extensions to the initial platform offering, including SOI (Silicon-on-Insulator) versions and high-performance integrated passive devices, are at an advanced stage of development and will be available soon.
The new 65-nm CMOS design platform takes full advantage of the multiple features and modularity of the 65-nm process technology developed by the Crolles2 Alliance of STMicroelectronics, Freescale Semiconductor, and Philips Semiconductors. Additionally, several services, developed by the Crolles2 Alliance, are available to ease access to the technology, including: fast prototype cycle time, which is down to less than one week and has been proven for 130-nm ICs; cost reduction in mask sets; and use of e-beam technology, which allows customization without the need for masks. Also, a shuttle multi-project reticle service has started for 65-nm designs.
The 65-nm design platform is fully supported by the CAD tools from Cadence, Mentor Graphics, and Synopsys. These tools have all been developed in close cooperation with the R&D teams of the EDA partners.
Further technical information Features of the library include:
* A full range of 1.2V, 1.8V, 2.5V I/O cells;
* Extremely dense embedded memories, including single-port memories using 6T-SRAM of 0.5-square-micron area, dual-port memories, and Read- Only-Memories;
* A fully compatible, low-cost process variant, allowing up to 64-Mbit of embedded DRAM with a memory cell area of 0.12-square-micron;
* Power reduction techniques such as adaptive and low Vdd operation, power shutdown, and low standby current in standby mode;
* A broad portfolio of analog and RF IP is under development to cover the need for single system super-integration;
* A variety of complex IP modules such as microcontrollers and digital signal processors.
STMicroelectronics can be found on the World Wide Web at http://www.st.com/.
For more information, call 212/821-8939 or +41.22.929.69.73.
|Printer friendly Cite/link Email Feedback|
|Date:||Feb 1, 2005|
|Previous Article:||STMICROELECTRONICS DEBUTS HIGH-VOLTAGE LOW-CURRENT DIODES.|
|Next Article:||STMICROELECTRONICS INTRODUCES SINGLE-CHIP COFDM DEMODULATOR.|